Single poly PMOS-based CMOS-compatible low voltage OTP

Paola Vega-Castillo, Wolfgang H. Krautschneider

Producción científica: Contribución a una revistaArtículo de la conferenciarevisión exhaustiva

3 Citas (Scopus)

Resumen

A PMOS-based non-volatile memory cell fully compatible with standard CMOS fabrication processes is presented. It consists of a PMOS access transistor in series with a PMOS transistor whose gate is left floating. The cell configuration eliminates the requirement of a control gate, and therefore can be fabricated without using double poly gates. The cell saves area compared to other single poly non-volatile memory cells based on CMOS approaches, which require both NMOS and PMOS transistors. It also avoids the risk of latch-up. The cells were fabricated using a 350nm standard CMOS process. The programming mechanism of the cell is hot electron injection. The programming operation can be performed at programming voltages as low as |Vds|=4.5V. The cell can be used as a low voltage OTP and provides a very cheap alternative to integrate OTPs in CMOS ICs without any modification of the fabrication process.

Idioma originalInglés
Número de artículo110
Páginas (desde-hasta)953-960
Número de páginas8
PublicaciónProceedings of SPIE - The International Society for Optical Engineering
Volumen5837 PART II
DOI
EstadoPublicada - 2005
Publicado de forma externa
EventoVLSI Circuits and Systems II - Seville, Espana
Duración: 9 may 200511 may 2005

Huella

Profundice en los temas de investigación de 'Single poly PMOS-based CMOS-compatible low voltage OTP'. En conjunto forman una huella única.

Citar esto