A verilog HDL digital architecture for delay calculation

A. Chacón-Rodríguez, F. N. Martín-Pirchio, P. Julián, P. S. Mandolesi

Producción científica: Contribución a una revistaArtículorevisión exhaustiva

2 Citas (Scopus)

Resumen

A method for the calculation of the delay between two digital signals with central frequencies in the range [20, 300] Hz is presented. The method performs a delay calculation in order to determine the bearing angle of a sound source. Computing accuracy is tested against a previous implementation of the Cross Correlation Derivative method. A Verilog RTL model of the method has been tested on a Xilinx® FPGA in order to evaluate the real performance of the method. Simulations of an ASIC design on a standard CMOS technology predict a power saving of about 25 times per delay stage over previous implementations.

Idioma originalInglés
Páginas (desde-hasta)41-45
Número de páginas5
PublicaciónLatin American Applied Research
Volumen37
N.º1
EstadoPublicada - ene 2007

Huella

Profundice en los temas de investigación de 'A verilog HDL digital architecture for delay calculation'. En conjunto forman una huella única.

Citar esto